DHL Abholort 4.69 Hermes Kurierdienst 4.99 DHL-Kurier 3.99 Hermes-Stelle 4.49 GLS-Kurierdienst 3.99

Design for Manufacturability and Yield for Nano-Scale CMOS

Sprache EnglischEnglisch
Buch Hardcover
Buch Design for Manufacturability and Yield for Nano-Scale CMOS Charles C. Chiang
Libristo-Code: 01416892
Verlag Springer-Verlag New York Inc., Januar 2007
As we approach the 32 nm CMOS technology node the design and manufacturing communities are dealing w... Vollständige Beschreibung
? points 349 b
139.23 inkl. MwSt.
Externes Lager in kleiner Menge Wir versenden in 13-16 Tagen

30 Tage für die Rückgabe der Ware


Das könnte Sie auch interessieren


TOP
Treating Trauma-Related Dissociation Kathy Steele / Hardcover
common.buy 72.64
První list Tesalonickým Mireia Ryšková / Broschur
common.buy 4.43
Dolný Zemplín / Karte
common.buy 4.93
Fallen Gods Michael A. Martin / Broschur
common.buy 12.20
America's Nazi Secret John Loftus / Broschur
common.buy 25.11
Da H LEONARD / Broschur
common.buy 19.26
Achieving Your PTLLS Award L Mary Francis / Broschur
common.buy 41.26

As we approach the 32 nm CMOS technology node the design and manufacturing communities are dealing with a lithography system that has to print circuit artifacts that are significantly less than half the wavelength of the light source used, with new materials, with tighter pitches, and higher aspect ratio metallurgies. This reality has resulted in three main manufacturability issues that have to be addressed: printability, planarization, and intra-die variability. Addressing in depth the fundamentals impacting those three issues at all the stages of the design process is not a luxury one can ignore. Manufacturability and yield are now one and the same and are no longer a fabrication, packaging, and test concerns; they are the concern of the whole IC community. Yield and manufacturability have to be designed in, and they are everybody s responsibility.§Design for Manufacturability and Yield for Nano-Scale CMOS walks the reader through all the aspects of manufacturability and yield in a nano-CMOS process and how to address each aspect at the proper design step starting with the design and layout of standard cells and how to yield-grade libraries for critical area and lithography artifacts through place and route, CMP model based simulation and dummy-fill insertion, mask planning, simulation and manufacturing, and through statistical design and statistical timing closure of the design. It alerts the designer to the pitfalls to watch for and to the good practices that can enhance a design s manufacturability and yield. This book is a must read book the serious practicing IC designer and an excellent primer for any graduate student intent on having a career in IC design or in EDA tool development.

Verschenken Sie dieses Buch noch heute
Es ist ganz einfach
1 Legen Sie das Buch in Ihren Warenkorb und wählen Sie den Versand als Geschenk 2 Wir schicken Ihnen umgehend einen Gutschein 3 Das Buch wird an die Adresse des beschenkten Empfängers geliefert

Anmeldung

Melden Sie sich bei Ihrem Konto an. Sie haben noch kein Libristo-Konto? Erstellen Sie es jetzt!

 
obligatorisch
obligatorisch

Sie haben kein Konto? Nutzen Sie die Vorteile eines Libristo-Kontos!

Mit einem Libristo-Konto haben Sie alles unter Kontrolle.

Erstellen Sie ein Libristo-Konto